

## Please make sure that the radix for all vectors in your simulation timing diagrams is switched to "Signed Decimal"!

The following VHDL Entities must be tested. At this point, you should have written and tested all these entities. Please adapt VHDL-testbenches to the following requirements and run the simulations.

## • 32-Bit\_Register

Load the following sequence of values into the register: 0, StudentID (HEX value), 0, StudentID (HEX value).

### • 32-Bit\_5-to-32\_Decoder

Demonstrate that the decoder generates all 32 correct output signals.

#### • 32-Bit\_32-to-1\_Multiplexer

Your simulation should provide the following 32bit values on all 32 inputs of the multiplexer: StudentID (HEX value) onto the first input, StudentID - 1 (HEX value) onto the second input, StudentID - 2 (HEX value onto the third input, ... please continue until all 32 multiplexer inputs have a value. Show that you can map these 32 inputs to the output by changing the 5-bit\_select\_vector.

Register\_File (32 x 32-Bit\_Register, 1 x 32-Bit\_5-to-32\_Decoder, 2 x 32-Bit\_32-to-1\_Multiplexer, 32 x AND\_Gate)

Load your StudentID (HEX value) into the first of the 32 registers. Then load your StudentID - 1 (HEX value) into the 2nd register, your StudentID - 2 (HEX value) into the 3<sup>rd</sup> register ... please continue until all 32 registers have a value.

Please simulate that this only works if the Write signal is set (for the implementation of the write signals (Load enable) please see page 5 in lecture notes 7).

Demonstrate that you can make the register content on "A data" and "B date" by changing "A address" and "B address".

#### Full\_Adder

Show that your full adder implements the correct truth table for a full adder.

• 32-Bit\_Ripple\_Carry\_Adder (32 x Full\_Adder, C\_V\_Logic)

Simulate the following:

All numbers are in 2's complement.

- 1. positive(StudentID (HEX value) + positive value
- 2. positive(StudentID (HEX value) + negative value
- 3. negative(StudentID (HEX value)) + positive value
- 4. negative(StudentID (HEX value)) + negative value
- 5. Demonstrate worst case propagation delay. Also how long is the propagation delay?
- 6. If you add a 2's complement number to your StudentID (HEX value), what number would set the C flag and ), what number would set the V flag?

#### • 1-Bit\_4-to-1\_Multiplexer

Show that the multiplexer works.

#### B\_Input\_Logic

Simulation your StudentID (HEX value) as input to the B\_Input\_Logic and demonstrate that you can output all 0's, your StudentID, 1's complement, and all 1's by changing the select signals  $S_0$  and  $S_1$ .

### 32-Bit\_Ripple-Carry\_Adder-Subtractor (1 x B\_Input\_Logic, 1 x 32-Bit\_Ripple\_Carry\_Adder)

Your simulation should provide your StudentID (HEX value) on the "A" 32-bit input vector. You should also select a suitable value for the "B" 32-bit input vector.

Demonstrate that by changing the signals  $S_0$ ,  $S_1$ , and  $C_{in}$ , you generate the following outputs:

A, A + 1, A + B, A + B + 1, A + 1's complement(B), A + 1's complement(B) + 1, A - 1, and A

#### • 1-Bit\_4-to-1\_Multiplexer

Show that the multiplexer works.

#### • 1-Bit\_Logic\_Circuit (AND, OR, XOR, NOT, 1-Bit\_4-to-1\_Multiplexer)

Demonstrate that our code can perform the following bitwise operations: AND, OR, XOR, NOT

#### • 32-Bit\_Logic\_Circuit (32 x 1-Bit\_Logic\_Circuit)

Your simulation should provide your StudentID (HEX value) on the "A" 32-bit input vector. You should also select a suitable value for the "B" 32-bit input vector.

Demonstrate that by changing the signals S<sub>0</sub>, and S<sub>1</sub>, you generate the following bitwise operations: AND, OR, XOR, NOT.

## • 32-Bit\_2-to-1\_Multiplexer

Your simulation should show that the multiplexer works.

## • 32-Bit\_ALU (1 x 32-Bit\_Ripple-Carry\_Adder-Subtractor, 1 x 32-Bit\_Logic\_Circuit, 1 x 32-Bit\_2-to-1\_Multiplexer)

Your simulation should provide your StudentID (HEX value) on the "A" 32-bit input vector. You should also select a suitable value for the "B" 32-bit input vector.

Demonstrate that by changing the signals  $S_0$ ,  $S_1$ ,  $S_2$ , and  $C_{in}$  you generate the following outputs:

A, A + 1, A + B, A + B + 1, A + 1's complement(B), A + 1's complement(B) + 1, A - 1, A, A AND B, A OR B, A XOR B, and NOT A.

## • 32-Bit\_SR-SL\_Shifter\_Unit (32 x 1-Bit\_4-to-1\_Multiplexer)

Your simulation should provide your StudentID (HEX value) as 32-bit input vector.

Demonstrate that you can shift your StudentID by one bit to the right or one bit to the left or leave it unchanged by changing the signals S<sub>0</sub> and S<sub>1</sub>.

### Negative\_Detect

Demonstrate that the negative-detection logic works.

#### Zero\_Detect

Demonstrate that the zero-detection logic works.

# Function\_Unit (1 x 32-Bit\_ALU, 1 x 32-Bit\_SR-SL\_Shifter\_Unit, 1 x 32-Bit\_ra2-to-1\_Multiplexer)

The order in with you must demonstrate the various operations of your Funtion-Unit is determined by the last digit of your student number (ID). Please see the following table on the next page for details.

The simulation timing diagram should show these operations in the correct order and on a single screenshot.

Furthermore, your testbench should provide your StudentID (HEX value) as 32-bit input vector on the "A" input of your Function Unit and your StudentID (HEX value) plus the last digit of your StudentID on the "B" input of your Function Unit.

|             |                |                      |                | Las                      | t Digit of your St | Last Digit of your Student Number (ID) | (Q)                      |                |                |                |
|-------------|----------------|----------------------|----------------|--------------------------|--------------------|----------------------------------------|--------------------------|----------------|----------------|----------------|
|             | 0              | 1                    | 2              | 8                        | 4                  | 2                                      | 9                        | 7              | 8              | 6              |
|             |                |                      |                |                          |                    |                                        |                          |                |                |                |
| 1st         | F=A (FS=00000) | F=A+B                | F=A+B+1        | F=A+1's c B              | F=A+1's c B+1      | F=A-1                                  | F=A AND B                | F=A OR B       | F=A XOR B      | F=1's c A      |
| 2nd         | F=s1B          | F=A OR B             | F=A XOR B      | F=A OR B                 | F=1's c A          | F=A (FS=00111)                         | F=A OR B                 | F=A XOR B      | F=1's c A      | F=A+1          |
| 3rd         | F=A+1          | F=A (FS=00000)       | F=A+B          | F=A+B+1                  | F=A+1's c B        | F=A+1's c B+1                          | F=A-1                    | F=A AND B      | F=A OR B       | F=A XOR B      |
| sr<br>4t    | F=A AND B      | F=srB                | F=A AND B      | F=A XOR B                | F=A (FS=00111)     | F=A XOR B                              | F=srB                    | F=B            | F=A+1          | F=A (FS=00000) |
| tioi<br>F   | F=A+B          | F=A+1                | F=A (FS=00000) | F=A+B                    | F=A+B+1            | F=A+1's c B                            | F=A+1's c B+1            | F=A-1          | F=A AND B      | F=A OR B       |
| era<br>St   | F=B            | F=1's c A            | F=B            | F=s1B                    | F=srB              | F=B                                    | F=1's c A                | F=s1B          | F=A (FS=00111) | F=s1B          |
| do-         | F=A+B+1        | F=A+1's c B          | F=A+1          | F=A (FS=00000)           | F=A+B              | F=A+B+1                                | F=A+1's c B              | F=A+1's c B+1  | F=A-1          | F=A AND B      |
| ᅂ           | F=srB          | F=s1B                | F=1's c.A      | F=B                      | F=s1B              | F=srB                                  | F=B                      | F=A (FS=00111) | F=srB          | F=B            |
| im<br>g     | F=A+1's c B    | F=A+B+1              | F=A+1's c B+1  | F=A+1                    | F=A (FS=00000)     | F=A+B                                  | F=A+B+1                  | F=A+1's c B    | F=A+1's c B+1  | F=A-1          |
| r of        | F=1's c A      | F=B                  | F=srB          | F=A+1's c B+1            | F=B                | F=1's c A                              | F=s1B                    | F=srB          | F=B            | F=A (FS=00111) |
| rde<br>11th | F=A (FS=00111) | F=A+1's c B+1        | F=A+1's c B    | F=A-1                    | F=A+1              | F=A (FS=00000)                         | F=A+B                    | F=A+B+1        | F=A+1's c B    | F=A+1's c B+1  |
| O 12th      | F=A OR B       | F=A XOR B            | F=s1B          | F=1's c A                | F=A XOR B          | F=s1B                                  | F=A (FS=00111) F=1's c A | F=1's c A      | F=s1B          | F=srB          |
| 13th        | F=A-1          | F=A (FS=00111) F=A-1 | F=A-1          | F=A AND B                | F=A OR B           | F=A+1                                  | F=A (FS=00000) F=A+B     | F=A+B          | F=A+B+1        | F=A+1's cB     |
| 14th        | F=A+1's c B+1  | F=A AND B            | F=A (FS=00111) | F=srB                    | F=A-1              | F=A AND B                              | F=A+1                    | F=A (FS=00000) | F=A+B          | F=A+B+1        |
| 15th        | F=A XOR B      | F=A-1                | F=A OR B       | F=A (FS=00111) F=A AND B | F=A AND B          | F=A OR B                               | F=A XOR B                | F=A+1          | F=A (FS=00000) | F=A+B          |
|             |                |                      |                |                          |                    |                                        |                          |                |                |                |

### Datapath (1 x Register\_File, 1 x Function\_Unit, 2 x 32-Bit\_2-to-1\_Multiplexer)

Please provide a clock signal for the registers in your register-file. The clock signal must be appropriate for the worst-case propagation delay of your Function Unit.

Load your StudentID (HEX value) into the first of the 32 registers. Then load your StudentID - 1 (HEX value) into the 2nd register, your StudentID - 2 (HEX value) into the 3<sup>rd</sup> register ... please continue until all 32 registers have a value.

The load operation should be via "Data in" port and "MUX D". See Figure 1: Register File and Functional Unit on Project 1 -Datapath Design -Part B assignment.

Once all 32 registers are loaded, use the last digit of your student number to select the destination-register (D address).

Use the (last digit of your student number + 5) to select the source-register A (A address).

Use the (last digit of your student number + 15) to select the source-register B (B address).

The order in with you must demonstrate the various operations of your Datapath is determined by the last digit of your student number (ID). Please see the table on the previous page for details. The same order as for the simulation of the Function Unit.

Maintain the current configuration but switch the "MUX B" to "Constant in". Your simulation should provide your StudentID (HEX value) on the "Constant in" port. Execute the various operations of your Datapath in the order determined by the last digit of your student number (ID) but only those 10 operations that require data on the "B" input of your Function Unit.